## CAN-PCIe/402-FD ### PCI Express® Board with up to 4 CAN-FD Interfaces # Single Lane PCIe Board with Altera® FPGA for up to 4x CAN FD - 1x,2x or 4x CAN FD interfaces according to ISO 11898-2, up to 5 Mbit/s - Bus mastering and local data management by FPGA (esdACC) - PCIe<sup>®</sup> interface according to PCI Express Specification R1.0a - Selectable CAN termination on board - Supports MSI (Message Signaled Interrupts) #### Wide Range of Operating System Support and Advanced CAN Diagnostic - Software drivers for Windows® and Linux® included free of charge - Optional CAN layer 2 software drivers for real-time operating systems - CANopen®, J1939 and ARINC 825 protocol libraries - ISO 16845:2004 certified esd Advanced CAN Core (esdACC) technology #### Variety of Product Designs - 4x CAN FD via 1x DSUB37 - Low profile version for 1x or 2x CAN FD #### Wide Choice of Hardware Designs The CAN-PCle/402-FD is a PC board designed for the PCle bus that features one, two (CANPCle/402-2-FD) or four (CAN-PCle/402-4-FD/2Slot) electrically isolated CAN FD interfaces according to ISO 11898-2 via DSUB9 connectors. The CAN-PCle/402-4-FD/2Slot comes with two additional CAN FD interfaces via an adapter board with separate slot bracket. Equipped with up to two CAN FD interfaces the board is available as low profile versions (CAN-PCle/402-1-LP-FD and -LP-2-FD). In the CAN-PCle402-B4-FD version 4 CAN FD interfaces can be connected via one 37-pin DSUB connector. #### CAN FD The CAN FD interfaces are designed according to ISO 11898-1:2015. They are driven by the ISO 16845:2004 certified esdACC (esd advanced CAN Core) implemented in the Altera FPGA. All CAN FD versions are fully backwards compatible with CAN and can also be used in Classical CAN applications. #### **CAN Data Management** The FPGA supports bus mastering (firstparty DMA) to transfer data to the host memory. This results in a reduction of overall latency on servicing I/O transactions in particular at higher data rates and a reduced host CPU load. Due to the usage of MSI (Message Signaled Interrupts) the CAN-PCIe/402-FD can be operated for example in Hypervisor environments. The CAN-PCIe/402-FD provides high resolution hardware timestamps. #### Software Support Windows and Linux (NTCAN-API) The CAN layer 2 drivers for Windows and Linux are included in the scope of delivery. Realtime OS (NTCAN-API) CAN layer 2 drivers e.g. for QNX®, RTX® and RTX64®, can be ordered separately. Higher Layer Protocols (Classical CAN application only) Higher Layer Protocols are available for many operating systems (see order info): - · CANopen Master- and Slave-Stack - J1939 - ARINC825 #### **Customization on Request** Customized options are available for customized serial production in reasonable quantities. Please contact our sales team for detailed information. # Technical Specifications: PCI Express Interface: | , or Express | | ··· | | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--| | PCIe port | PCI Express Spec. R1.0a, Link width 1x | | | | CAN: | | | | | Interface | 1x, 2x or 4x CAN FD interfaces according to ISO 11898-2, bit rates from 10 kbit/s up to 5 Mbit/s (with the same CAN transceiver), with or without electrical isolation | | | | CAN controller | esdACC in EP4CGX Altera FPGA, acc. to ISO 11898-1:2015 | | | | General: | | | | | Ambient temp. | 0 °C +75 °C | | | | Rel. humidity | Max. 90 % (non-condensing) | | | | Power suppy | 3.3 V:<br>12 V: | 2x CAN I <sub>MAX</sub> = 280 mA,<br>4x CAN I <sub>MAX</sub> = 290 mA<br>2x CAN I <sub>MAX</sub> = 180 mA,<br>4x CAN I <sub>MAX</sub> = 230 mA | | | Connector | PCIe:<br>CAN: | PCIe card edge connector<br>All except C.2045.68:<br>1x 9-pin DSUB per CAN channel, male<br>C.2045.68: 1x 37-pin DSUB male (4 CAN channels) | | | Weight | CAN-PCIe/402-2-FD: 60 g | | | | Order Information: | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|--|--|--| | Hardware | Order No. | | | | | CAN-PCIe/402-1-FD CAN-PCIe/402-2-FD CAN-PCIe/402-2-FD CAN-PCIe/402-Slot2 CAN-PCIe/402-84-FD/1Slot CAN-PCIe/402-1-LP-FD CAN-PCIe/402-1-LP-FD Low profile version, 1x CAN FD (CAN 2 CAN PC (CAN 3 CAN FD (CAN 1 CAN 5 CAN FD (CAN 1 CAN 5 CAN FD (CAN 1 CAN 5 CAN FD (CAN 1 CAN 5 CAN FD (CAN 1 CAN 5 CA | | | | | | Accessories | | | | | | CAN-PCI/4XX- 4-FD-1C4 Adapter cable DSUB37 to 4x DSUB9 | C.2041.18 | | | | | Software Support <sup>1</sup> | | | | | | CAN layer 2 drivers for Windows/Linux are included in delivery free of charge. | | | | | | Additional CAN layer 2 object licenses including CD-ROM: | | | | | | CAN-DRV-LCD QNX Object licence for QNX6, QNX7 CAN-DRV-LCD RTX Object licence for RTX64 | C.1101.32<br>C.1101.35 | | | | | Higher CAN layer protocols including CD-ROM for Classical CAN Application: | | | | | | CANopen-LCD Windows/Linux, RTX or QNX<br>J1939 stack for Windows and Linux<br>ARINC 825-LCD for Windows/Linux, RTX or QNX | C.1101.xx<br>C.1130.xx<br>C.1140.xx | | | | For detailed information about driver availability for your operating system please contact our sales team. ## CAN-PCIe/402-FD ### Driven by esdACC-FD (Advanced CAN Core) #### Basic Product Features: - CAN ISO 11898-1:2015 protocol compatibility - Tested and certified acc. to ISO CAN Conformance Tests "ISO 16845:2004 Road vehicles - Controller area network (CAN) -Conformance test plan" - 11-bit and 29-bit CAN IDs - · Supported bit rates from 10 kbit/s up to 5 Mbit/s - Receive buffer (64 CAN messages ) - · Complete access to CAN error counters - · Programmable error warning limit - · Error code capture register - · Error interrupt for each CAN bus error - · Arbitration lost interrupt with detailed bit position - · Listen only mode (no acknowledge, no active error flags) - Automatic bit rate detection (hardware supported bit rate detection) - Acceptance filter (4-byte code, 4-byte mask) - Self reception mode (reception of 'own' messages) - · Busload measurement #### Superior esdACC Features 1: - Operating system independently programmable via esd's NTCAN-API - · 32-bit register interface optimized for CAN needs - · Easy to program - Transmission and reception of CAN frames with a minimum of register accesses - RX and TX timestamping (64-bit wide, bit accurate, resolution may vary with input clock, in any case ≤ 62.5 ns, usually 12.5 ns) - Timestamping complies with the CiA 603 specification - On hardware with IRIG-B interfaces IRIG-B time is used for timestamping - TX FIFO (16 CAN frames deep ) - Providing the means to generate 100% busload even with non-realtime operating systems - Providing the means for real back-to-back transmission - Timestamped Tx FIFO (16 CAN frames deep) - High priority - 64 bit timestamp - · Bit time accuracy for CAN transmission - · Frame accurate abortion of transmissions with minimum delay - · e.g. for driver timeouts - ISO11898-1:2015 conform - Aborted frames in FIFO won't be blocked by low priority TX #### Superior esdACC Features (continued) 1: - Hardware timer to provide accurate software timeouts beyond operating system accuracy - Bus mastering in RX direction takes the load off host CPU (needs bus master capable local bus to host interface) - Optional integration with 32-bit microcontroller to further relieve host CPU - Optional different sources for timestamps (e.g. IRIG-B) - Using FPGA technology provides the option to tailor any feature to any customer's needs, including optional integration with customer's FPGA content - The esdACC IP core has been verified on Xilinx® Spartan® and Altera® Cyclone® FPGAs. <sup>1</sup> Availability of the Superior esdACC Features depends on the operating system. Please contact our sales team for further information. For further information on the esdACC IP Core please contact our sales team.